ASIC Design Verification Manager

Accenture
Published
April 14, 2020
Location
San Francisco, ‎California
Category
Job Type

Description

Accenture is a leading global professional services company, providing a broad range of services and solutions in strategy, consulting, digital, technology and operations. Combining unmatched experience and specialized skills across more than 40 industries and all business functions – underpinned by the world’s largest delivery network – Accenture works at the intersection of business and technology to help clients improve their performance and create sustainable value for their stakeholders. With approximately 469,000 people serving clients in more than 120 countries, Accenture drives innovation to improve the way the world works and lives.

People in our Client Delivery & Operations career track drive delivery and capability excellence through the design, development and/or delivery of a solution, service, capability or offering. They grow into delivery-focused roles, and can progress within their current role, laterally or upward.

In this position, you would be working within Accenture Products and Platforms (APP).  APP operates a portfolio of product-mindset business units inside Accenture – each with a shared mission to codify industry and functional knowledge into valuable and differentiated software assets for sale to Accenture clients or as market-facing products in clients’ own offerings. APP teams overlay Pragmatic frameworks and Agile methodologies to create value and deliver excellence every day. APP products and platforms accelerate time-to-value, ensure customer satisfaction, and drive productive, long-term client engagements. APP offers unique and rewarding opportunities and software career paths within Accenture.

Job Description:

We are looking for SoC Design Verification Engineer to provide design verification services for multi CPU/DSP SoC.

Responsibilities

  • Testbench development - System Verilog UVM and C tests
  • Integration/development of C tests/APIs and SW build flow
  • Integration/development of UVM mailboxes and HW/SW communication components
  • Integration of lower level UVM testbenches
  • Test plan development
  • Power Aware testbench development and simulations
  • Seamless porting between simulation/emulation/prototyping platforms
  • Regression setup and debug for RTL/Gate Level Netlist/UPF PA sim/Emulation/Proto
  • Coverage collection and closure
  • Working with cross functional teams (DV/Arch/Design/FW) to identify coverage scope

Qualifications

Basic Qualifications:

  • Minimum of 10+ years of experience in RTL Design and Verification
  • Minimum of 5+ years of experience in SoC Design Verification and HW/SW verification
  • Bachelor’s Degree or equivalent work experience (12 years) or an Associate’s Degree with 6 years of work experience

Preferred Qualifications:

  • Deep knowledge of System Verilog UVM and vertical tetsbench integration
  • Knowledge of low level HW/SW interaction and debug
  • Knowledge of multi CPU and debug architectures
  • Experience with development of fully automated flows
  • Experience with low level SW debug - disasm, Tarmac, trace
  • Experience with RISC-V architecture
  • Experience with coresight architecture
  • Experience with embedded SW low level concepts and debug - Tarmac, ROM, RAM, linkers, elf, disasm, code sections, cache, security
  • Experience with coverage merging across simulation and emulation
  • Experience with Power Aware and Gate Level Netlist in Emulation
  • Experience with development of fully automated flows
  • Experience with Gate Level Simulations
  • Python Scripting

Please note multiple positions are open at different level of Seniority.

Applicants for employment in the US must have work authorization that does not now or in the future require sponsorship of a visa for employment authorization in the United States and with Accenture.

Related Jobs

Image Processing Software Developer   Fort Meade, Maryland
June 16, 2019
Software Developer Level 2   New Windsor, Maryland
June 3, 2019
Desktop page
~